INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
• The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
• The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
• The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT4511
BCD to 7-segment
latch/decoder/driver
Product specification December 1990
File under Integrated Circuits, IC06
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
FEATURES ripple blanking input (BI), an active LOW lamp test input
(LT), and seven active HIGH segment outputs (Qa to Qg).
• Latch storage of BCD inputs
• Blanking input When LE is LOW, the state of the segment outputs (Qa to
Qg) is determined by the data on D1 to D4.
• Lamp test input When LE goes HIGH, the last data present on D1 to D4 are
• Driving common cathode LED displays stored in the latches and the segment outputs remain
• Guaranteed 10 mA drive capability per output stable.
When LT is LOW, all the segment outputs are HIGH
• Output capability: non-standard
independent of all other input conditions. With LT HIGH, a
• ICC category: MSI LOW on BI forces all segment outputs LOW. The inputs LT
and BI do not affect the latch circuit.
GENERAL DESCRIPTION
The 74HC/HCT4511 are high-speed Si-gate CMOS APPLICATIONS
devices and are pin compatible with “4511” of the “4000B” • Driving LED displays
series. They are specified in compliance with JEDEC
• Driving incandescent displays
standard no. 7A.
• Driving fluorescent displays
The 74HC/HCT4511 are BCD to 7-segment
• Driving LCD displays
latch/decoder/drivers with four address inputs (D1 to D4),
an active LOW latch enable input (LE), an active LOW • Driving gas discharge displays
QUICK REFERENCE DATA
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns
TYPICAL
SYMBOL PARAMETER CONDITIONS UNIT
HC HCT
tPHL/ tPLH propagation delay CL = 15 pF; VCC = 5 V
Dn to Qn 24 24 ns
LE to Qn 23 24 ns
BI to Qn 19 20 ns
LT to Qn 12 13 ns
CI input capacitance 3.5 3.5 pF
CPD power dissipation capacitance per latch notes 1 and 2 64 64 pF
Notes
1. CPD is used to determine the dynamic power dissipation (PD in µW):
PD = CPD × VCC2 × fi + ∑ (CL × VCC2 × fo) where:
fi = input frequency in MHz
fo = output frequency in MHz
∑ (CL × VCC2 × fo) = sum of outputs
CL = output load capacitance in pF
VCC = supply voltage in V
2. For HC the condition is VI = GND to VCC
For HCT the condition is VI = GND to VCC − 1.5 V
December 1990 2
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
ORDERING INFORMATION
See “74HC/HCT/HCU/HCMOS Logic Package Information”.
PIN DESCRIPTION
PIN NO. SYMBOL NAME AND FUNCTION
3 LT lamp test input (active LOW)
4 BI ripple blanking input (active LOW)
5 LE latch enable input (active LOW)
7, 1, 2, 6 D1 to D4 BCD address inputs
8 GND ground (0 V)
13, 12, 11, 10, 9, 15, 14 Qa to Qg segments outputs
16 VCC positive supply voltage
Fig.1 Pin configuration. Fig.2 Logic symbol. Fig.3 IEC logic symbol.
December 1990 3
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
Fig.4 Functional diagram.
FUNCTION TABLE
INPUTS OUTPUTS
DISPLAY
LE BI LT D4 D3 D2 D1 Qa Qb Qc Qd Qe Qf Qg
X X L X X X X H H H H H H H 8
X L H X X X X L L L L L L L blank
L H H L L L L H H H H H H L 0
L H H L L L H L H H L L L L 1
L H H L L H L H H L H H L H 2
L H H L L H H H H H H L L H 3
L H H L H L L L H H L L H H 4
L H H L H L H H L H H L H H 5
L H H L H H L L L H H H H H 6
L H H L H H H H H H L L L L 7
L H H H L L L H H H H H H H 8
L H H H L L H H H H L L H H 9
L H H H L H L L L L L L L L blank
L H H H L H H L L L L L L L blank
L H H H H L L L L L L L L L blank
L H H H H L H L L L L L L L blank
L H H H H H L L L L L L L L blank
L H H H H H H L L L L L L L blank
H H H X X X X (1) (1)
Note
1. Depends upon the BCD-code applied during the LOW-to-HIGH transition of LE.
H = HIGH voltage level
L = LOW voltage level
X = don’t care
December 1990 4
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
Fig.5 Logic diagram.
Fig.6 Segment designation.
Fig.7 Display.
December 1990 5
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
DC CHARACTERISTICS FOR 74HC
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard, excepting VOH which is given below
ICC category: MSI
Non-standard DC characteristics for 74HC
Voltages are referenced to GND (ground = 0 V)
Tamb (°C) TEST
CONDITIONS
SYMBOL PARAMETER 74HC UNIT
VCC VI −IO
+25 −40 to +85 −40 to +125
(V) (mA)
min. typ. max. min. max. min. max.
VOH HIGH level output voltage 3.98 3.84 3.70 V 4.5 VIH or 7.5
3.60 3.35 3.10 VIL 10.0
VOH HIGH level output voltage 5.60 5.45 5.35 V 6.0 VIH or 7.5
5.48 5.34 5.20 VIL 10.0
4.80 4.50 4.20 15.0
December 1990 6
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
AC CHARACTERISTICS FOR 74HC
GND = 0 V; tr = tf = 6 ns; CL = 50 pF
Tamb (°C) TEST CONDITIONS
74HC
SYMBOL PARAMETER UNIT VCC WAVEFORMS
+25 −40 to +85 −40 to +125
(V)
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay 77 300 375 450 ns 2.0 Fig.8
Dn to Qn 28 60 75 90 4.5
22 51 64 77 6.0
tPHL/ tPLH propagation delay 74 270 330 405 ns 2.0 Fig.9
LE to Qn 27 54 68 81 4.5
22 46 58 69 6.0
tPHL/ tPLH propagation delay 61 220 275 330 ns 2.0 Fig.10
BI to Qn 22 44 55 66 4.5
18 37 47 56 6.0
tPHL/ tPLH propagation delay 41 150 190 225 ns 2.0 Fig.8
LT to Qn 15 30 38 45 4.5
12 26 33 38 6.0
tTHL/ tTLH output transition time 19 75 95 110 ns 2.0 Figs 8, 9 and
7 15 19 22 4.5 10
6 13 16 19 6.0
tW latch enable pulse width 80 11 100 120 ns 2.0 Fig.9
LOW 16 4 20 24 4.5
14 3 17 20 6.0
tsu set-up time 60 14 75 90 ns 2.0 Fig.11
Dn to LE 12 5 15 18 4.5
10 4 13 15 6.0
th hold time 0 −11 0 0 ns 2.0 Fig.11
Dn to LE 0 −4 0 0 4.5
0 −3 0 0 6.0
December 1990 7
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
DC CHARACTERISTICS FOR 74HCT
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard, excepting VOH which is given below
ICC category: MSI
Non-standard DC characteristics for 74HCT
Voltages are referenced to GND (ground = 0 V)
Tamb (°C) TEST
CONDITIONS
SYMBOL PARAMETER 74HCT UNIT
VCC VI −IO
+25 −40 to +85 −40 to +125
(V) (mA)
min. typ. max. min. max. min. max.
VOH HIGH level output voltage 3.98 3.84 3.70 V 4.5 VIH or 7.5
3.60 3.35 3.10 VIL 10.0
Note to HCT types
The value of additional quiescent supply current (∆ICC) for a unit load of 1 is given in the family specifications.
To determine ∆ICC per input, multiply this value by the unit load coefficient shown in the table below.
INPUT UNIT LOAD COEFFICIENT
LT, LE 1.50
BI, Dn 0.30
December 1990 8
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
AC CHARACTERISTICS FOR 74HCT
GND = 0 V; tr = tf = 6 ns; CL = 50 pF
Tamb (°C) TEST CONDITIONS
74HCT
SYMBOL PARAMETER UNIT VCC WAVEFORMS
+25 −40 to +85 −40 to +125
(V)
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay 28 60 75 90 ns 4.5 Fig.8
Dn to Qn
tPHL/ tPLH propagation delay 27 54 68 81 ns 4.5 Fig.9
LE to Qn
tPHL/ tPLH propagation delay 23 44 55 66 ns 4.5 Fig.10
BI to Qn
tPHL/ tPLH propagation delay 16 30 38 45 ns 4.5 Fig.8
LT to Qn
tTHL/ tTLH output transition time 7 15 19 22 ns 4.5 Figs 8, 9 and
10
tW latch enable pulse 16 5 20 24 ns 4.5 Fig.9
width
LOW
tsu set-up time 12 5 15 18 ns 4.5 Fig.11
Dn to LE
th hold time 0 −4 0 0 ns 4.5 Fig.11
Dn to LE
December 1990 9
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
AC WAVEFORMS
(1) HC : VM = 50%; VI = GND to VCC. (1) HC : VM = 50%; VI = GND to VCC.
HCT: VM = 1.3 V; VI = GND to 3 V. HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.8 Waveforms showing the input (Dn, LT) to Fig.9 Waveforms showing the input (LE) to output
output (Qn) propagation delays and the (Qn) propagation delays and the latch
output transition times. enable pulse width.
The shaded areas indicate when the input is
permitted to change for predictable output
performance.
(1) HC : VM = 50%; VI = GND to VCC.
HCT: VM = 1.3 V; VI = GND to 3 V.
(1) HC : VM = 50%; VI = GND to VCC.
HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.10 Waveforms showing the input (BI) to output Fig.11 Waveforms showing the data set-up and
(Qn) propagation delays. hold times for Dn input to LE input.
December 1990 10
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
APPLICATION DIAGRAMS
Fig.12 Connection to common cathode LED Fig.13 Connection to common anode LED display
display readout. readout.
(1) A filament pre-warm resistor to reduce
thermal shock and to increase effective cold
resistance of the filament is recommended.
Fig.14 Connection to incandescent display readout. Fig.15 Connection to fluorescent display readout.
Fig.17 Connection to LCD display readout.
(Direct DC drive is not recommended as it
Fig.16 Connection to gas discharge display readout. can shorten the life of LCD displays).
December 1990 11
Philips Semiconductors Product specification
BCD to 7-segment latch/decoder/driver 74HC/HCT4511
PACKAGE OUTLINES
See “74HC/HCT/HCU/HCMOS Logic Package Outlines”.
December 1990 12
This datasheet has been download from:
www.datasheetcatalog.com
Datasheets for electronics components.